Sorry, this listing is no longer accepting applications. Don’t worry, we have more awesome opportunities and internships for you.

Design Verification Engineer

Verilab

Design Verification Engineer

Austin, TX +1 location
Full Time
Paid
  • Responsibilities

    Job Description

    JOB SUMMARY

    We invite you to join our highly motivated team of consultants, providing clients with the very best in verification. You will be exposed to a diverse range of designs and application areas. We work on leading edge Audio, Automotive, Comms, Processors, Space, Video and more.

    You will have the opportunity to travel, present at conferences, win Best Paper awards, or get involved with industry standards. We do it all. In addition to being good, we like to be seen to be good.

    As a permanent full-time employee of Verilab, you will be responsible for all aspects of verification planning, management and implementation. You will be directly involved with helping build and grow client relationships.

    You will be working alongside some of the smartest people in the industry. Verilab is a company where your skills will be tested, nurtured, and where your contribution makes a difference.

    KEY QUALIFICATIONS

    • BSc/MSc in Electronic Engineering, Computer Engineering, or Computer Science.
    • 7 years of project-proven verification experience.
    • Experienced SystemVerilog/UVM developer:
      • Block and integration-level
      • Coverage-driven, self-checking verification environments from scratch
      • High-level sequence-based stimulus
      • Complex transaction-based checkers (e.g. scoreboards with data translation and ordering)
      • Register models
    • Specification level checks for several different protocols, e.g. AXI, DDRx, PCIe, USBx.
    • Verification planning:
      • Requirements capture and traceability
      • Estimation, prioritizing
      • Metrics used to determine verification closure
    • Ownership of work, from planning to implementation.
    • Experience dealing directly with strict deadlines and technical challenges.
    • Effective communication and collaboration with others.

    OTHER INTERESTING QUALIFICATIONS

    • Specman/e expertise to a similar level.
    • C/C++ developing, or integrating, reference models into SystemVerilog/UVM environments.
    • Formal Verification: Formal Property Verification, Proof Kits.
    • Experience leading a technical team, including mentoring, training, and performing technical peer reviews.
    • Embedded programming for ARM, or GPU processors.
    • Python or Perl.

    Verilab is an established international professional services firm of verification experts. Founded in 2000, we specialize in solving the toughest functional verification problems for ASIC, FPGA and independent IP development. Our work ranges from rescuing projects struggling with verification, through sophisticated verification IP development, to complete methodology engineering. We innovate, implement, manage and coach.

    BENEFITS

    • Full-time permanent employee with competitive salary.
    • 20 days paid vacation and observed holidays.
    • 401k Matching up to 6%.
    • Medical, dental, vision, term life, AD&D, and disability (100% of all premiums covered by Verilab).
    • Eligibility for bonuses.
    • Birthday gifts.
    • Book budget.
    • Leading industry career and personal development training.

    ADDITIONAL REQUIREMENTS

    • All candidates must be eligible to work in the United States.
    • The ability to travel is required.

    Powered by JazzHR

    9XZLht8M8Q

  • Locations
    San Jose, CA • Austin, TX